[1] 20 years ago, dynamic power consumption was more than an order of magnitude larger than leakage power. **Approximately** what percentage of power consumption is due to leakage now?

[1] Which is on average more effective, dynamic or static branch prediction?

[1] Predicting the direction of a branch is not enough. What else is necessary?

[1] As technological advances allow us to make both transistors and wires smaller and smaller - if nothing else changes, what happens to the power density?

[2] When we talk about the number of operands in an instruction (a 1-operand or a 2-operand instruction, for example), what do we mean?

[2] What are the two main ways to define performance?

[2] The Operating System needs to know what two things in order to deal with an interrupt?

[2] Artificial intelligence techniques can provide more accurate branch prediction than existing approaches - why are these techniques not used?

[2] What is the 3-term CPU time equation?

[2] Over a period of many years, clock rates grew by a factor of 1000 while power consumed only increased by a factor of 30. How was this accomplished? Why is this technique no longer effective?

[2] What is a benchmark program?

[4] It is difficult for the internal processing elements on a CMOS chip to cross the chip boundary and communicate with things that are on other chips. Explain why that is.

[3] You are in charge of designing a new embedded machine, and for a variety of reasons you **must** use a fixed 28 bit instruction size and 128 registers. You would like to support 256 different operations and use a 3-operand instruction format. If it is possible to do this, draw what an instruction would look like. If it is not possible, explain why, and give two different ways to fix the problem.

[5] An important program spends 50% of its time doing Integer arithmetic operations, 30% of its time doing loads and stores, and 20% of its time doing floating point arithmetic. By redesigning the hardware you can make the Floating Point unit 90% faster (take 10% as long), the load/store unit 70% faster (take 30% as long), or the integer unit 40% faster (take 60% as long). Which should you do, and why?

[4] In your first design of a 5-stage pipeline (F,D,E,M,W), F takes 26 time units, D takes 24, E takes 25, M takes 52, and W takes 27.

a) What will the clock cycle time be for this pipeline?

**b**) Is it a balanced pipeline? If not, explain what you could do to fix it. What would the cycle time be now?

[4] We want to use microcode to provide the control signals for a given machine which has 18 control signals and a 6-bit opcode. Assuming there are 29 states in the State Transition Diagram and you are using the simplest microcode configuration,

a. How many entries would the microcode memory have?

b. How wide would each entry be? (Drawing a picture might be useful).

[9] You are given a machine with an 8 stage pipeline, which writes to the register file during the D1 cycle and reads during D2. This machine uses neither a branch delay slot nor a load delay slot. These are the stages:

F D1 D2 E1 E2 M1 M2 W

**a.** Assuming this machine has a branch predictor and the branch condition is calculated by the end of the D2 stage, how big is the branch penalty (measured in cycles) when the prediction is incorrect? What if the branch condition is calculated by the end of E2?

**b.** Assume on a load the value is available at the end of M2. How many stall cycles stalls would this machine need on a load if it has forwarding logic and you are forwarding to E1? What if you were forwarding to E2?

c) What type of data hazard does the above pipeline need to worry about?

**d**) If the above pipeline were modified to support out of order completion, what new data hazard would be introduced?

e) If in addition to completing out of order, instructions were allowed to issue out of order, what new data hazard would be introduced?

[6] Here is a code sequence.

load R5, 0(R13) or R1, R5, R3 add R3, R4, R6 sub R2, R4, R6 or R2, R6, R8

and **R8, R9, R10** 

Indicate all dependencies (draw lines/arrows between them, and write beside each line/arrow which hazard is involved).

[13] Here is a code sequence.

load R5, 0(R9) load R2, 4(R6) add R3, R1, R2 sub R1,R7,R6 store R4, 8(R1)

and R3,R9,R10

Assuming a standard 5-stage pipeline that does not support hazard detection and does no forwarding,

**a**) Indicate all dependencies (draw lines/arrows between them, and write beside each line/arrow which hazard is involved).

**b**) Insert as many No Operations (NOPS) as required in order to ensure this code runs correctly. (Remember, writes to the register file occur on the first half of the cycle, and reads occur during the second half).

c) Circle the NOPs that can be removed if forwarding and hazard detection logic is implemented.

**d**) Assuming the pipeline has been modified so that it does support hazard detection and forwarding, schedule the code to remove as many stalls as possible. How many NOPS are left?

e) If R1 contains the value 0x14, what address in memory is written to when executing the store instruction?

In this question, we are going to wire up a 12-bit processor. The machine is word-addressable, where a word is 12 bits. Immediates are sign extended, Offset is not. The machine has 3 different instruction formats: R, I, and J. Memory takes a single cycle to return a value.

| R-type: | (Arith | nmetic a  | nd logi | cal:  | $rd = rs1 \ OP \ rs2)$                       |  |  |  |  |  |  |
|---------|--------|-----------|---------|-------|----------------------------------------------|--|--|--|--|--|--|
| Opcode  | rd     | rs1       | rs2     | funct |                                              |  |  |  |  |  |  |
| 11-8    | 7-6    | 5-4       | 3-2     | 1-0   |                                              |  |  |  |  |  |  |
| I-type: | (Arith | nmetic a  | nd logi | cal:  | $rd = rs1 \ OP \ Immediate)$                 |  |  |  |  |  |  |
|         | (Load  | l:        |         |       | rd = mem[rs1+Immediate])                     |  |  |  |  |  |  |
|         | (Store |           |         |       | mem[rs1+Immediate]=rd)                       |  |  |  |  |  |  |
|         | (Bran  | ch:       |         |       | <i>if (rd OP rs1)=COND, PC=PC+Immediate)</i> |  |  |  |  |  |  |
| Opcode  | rd     | rs1       | Imme    | diate |                                              |  |  |  |  |  |  |
| 11-8    | 7-6    | 5-4       | 3-0     |       |                                              |  |  |  |  |  |  |
| J-type: | (Jump  | <i>):</i> |         |       | PC = Offset)                                 |  |  |  |  |  |  |
| Opcode  | Offse  | t         |         |       |                                              |  |  |  |  |  |  |
| 11-8    | 7-0    |           |         |       |                                              |  |  |  |  |  |  |

The ALU can perform 7 functions, written this way: OP [ALU2 ALU1 ALU0] Decrement X [111], Increment X [110], Add [011], SUB [100], AND [101], OR [001], NOT [010]

Here are some of the instructions that have been defined:

| Name | <b>Opcode</b> (Funct) | Name    | <b>Opcode</b> (Funct) | Name    | <b>Opcode</b> (Funct) |
|------|-----------------------|---------|-----------------------|---------|-----------------------|
| NOP  | 0000(00)              | lw      | 0001(xx)              | SW      | 0011(xx)              |
| NOT  | 1000(00)              | BEQZ    | 0100(xx)              | j       | 0101(xx)              |
| AND  | 1000(01)              | AND Imm | 1001(xx)              | ADD     | 1100(01)              |
| OR   | 1000(10)              | OR Imm  | 1010(xx)              | ADD Imm | 1101(xx)              |
| XOR  | 1000(11)              | XOR Imm | 1011(xx)              | SUB     | 1100(01)              |

Here are the 21 control signals.

| PCin   | PCout  | IRin  | IRout | MDRin   | MDRout  | MARin |
|--------|--------|-------|-------|---------|---------|-------|
| Zin    | Zout   | RDin  | RDout | MemRead | MmWrite | Imm   |
| RS1out | RS2out | #1out | ALU0  | ALU1    | ALU2    | Xin   |

Here is a diagram of the machine.



[8] Fill in the microcode steps necessary to perform an instruction fetch (incrementing the PC is considered part of the instruction fetch process).

| S | Р | Ι | М | Μ | R | X | Z | Ι | Р | М | Ζ | R | R | R | # | А | Α | Α | М | Μ | Ι |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| t | C | R | А | D | D | i | i | R | С | D | 0 | D | S | S | 1 | L | L | L | r | W | m |
| e | i | i | R | R | i | n | n | 0 | 0 | R | u | 0 | 1 | 2 | 0 | U | U | U | e | r | m |
| p | n | n | i | i | n |   |   | u | u | 0 | t | u | 0 | 0 | u | 2 | 1 | 0 | а | i |   |
|   |   |   | n | n |   |   |   | t | t | u |   | t | u | u | t |   |   |   | d | t |   |
|   |   |   |   |   |   |   |   |   |   | t |   |   | t | t |   |   |   |   |   | e |   |
| 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 1 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 2 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 3 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 4 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 5 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

[8] Now that you have done the instruction fetch, fill in the microcode steps necessary to perform the following instruction: **LW R2, 10[R2]** Assume memory can respond in a single cycle.

| S | Р | Ι | М | М | R | X | Z | Ι | Р | М | Ζ | R | R | R | # | Α | Α | Α | М | М | Ι |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| t | C | R | А | D | D | i | i | R | C | D | 0 | D | S | S | 1 | L | L | L | r | W | m |
| e | i | i | R | R | i | n | n | 0 | 0 | R | u | 0 | 1 | 2 | 0 | U | U | U | e | r | m |
| p | n | n | i | i | n |   |   | u | u | 0 | t | u | 0 | 0 | u | 2 | 1 | 0 | а | i |   |
|   |   |   | n | n |   |   |   | t | t | u |   | t | u | u | t |   |   |   | d | t |   |
|   |   |   |   |   |   |   |   |   |   | t |   |   | t | t |   |   |   |   |   | e |   |
| 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 1 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 2 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 3 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 4 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

[2] Assuming you have done the instruction fetch, fill in the microcode steps necessary to perform the following instruction: J 0x23

| S | Р | Ι | М | М | R | X | Ζ | Ι | Р | М | Ζ | R | R | R | # | А | Α | Α | М | М | Ι |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| t | C | R | А | D | D | i | i | R | C | D | 0 | D | S | S | 1 | L | L | L | r | W | m |
| e | i | i | R | R | i | n | n | 0 | 0 | R | u | 0 | 1 | 2 | 0 | U | U | U | e | r | m |
| p | n | n | i | i | n |   |   | u | u | 0 | t | u | 0 | 0 | u | 2 | 1 | 0 | a | i |   |
|   |   |   | n | n |   |   |   | t | t | u |   | t | u | u | t |   |   |   | d | t |   |
|   |   |   |   |   |   |   |   |   |   | t |   |   | t | t |   |   |   |   |   | e |   |
| 0 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 1 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 2 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 3 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

Here is the state diagram for a "random" machine:



[3] Assuming there are 4 state variables (Y3-Y0), that State0 =  $\overline{Y3}*\overline{Y2}*\overline{Y1}*\overline{Y0}$  (0000) and State15 = Y3\*Y2\*Y1\*Y0 (1111), write down the exact boolean equation for the **MemRead** signal.

[3] Assuming the same situation as in the previous question, write down the exact boolean equation for **NextState6**.

[2] If you were using a minimized microcode configuration for this machine, circle on the diagram where the dispatch rom points are.

[6] In class, we talked about the cycle by cycle steps that occur on different interrupts. For example, here is what happens if there is an illegal operand interrupt generated by instruction i (note this machine has a 6 stage pipeline):

|     | 1  | 2  | 3  | 4  | 5          | 6  | 7      | 8          | 9         |                    |
|-----|----|----|----|----|------------|----|--------|------------|-----------|--------------------|
| i   | IF | ID | EX | M1 | M2         | WB | <- Int | errupt c   | letected  |                    |
| i+1 |    | IF | ID | EX | <b>M</b> 1 | M2 | WB     | <- Ins     | struction | n Squashed         |
| i+2 |    |    | IF | ID | EX         | M1 | M2     | WB         | <- Tra    | ap Handler fetched |
| i+3 |    |    |    | IF | ID         | EX | M1     | M2         | WB        |                    |
| i+4 |    |    |    |    | IF         | ID | EX     | <b>M</b> 1 | M2        | WB                 |
|     |    |    |    |    |            |    |        |            |           |                    |

Fill out the following table if instruction i+1 experiences a fault in the M1 stage (page fault, for example) and we are assuming **imprecise** interrupts:

|     | 1  | 2  | 3  | 4  | 5  | 6          | 7          | 8          | 9          | 10 |    |
|-----|----|----|----|----|----|------------|------------|------------|------------|----|----|
| i   | IF | ID | EX | M1 | M2 | WB         |            |            |            |    |    |
| i+1 |    | IF | ID | EX | M1 | M2         | WB         |            |            |    |    |
| i+2 |    |    | IF | ID | EX | <b>M</b> 1 | M2         | WB         |            |    |    |
| i+3 |    |    |    | IF | ID | EX         | <b>M</b> 1 | M2         | WB         |    |    |
| i+4 |    |    |    |    | IF | ID         | EX         | <b>M</b> 1 | M2         | WB |    |
| i+5 |    |    |    |    |    | IF         | ID         | EX         | <b>M</b> 1 | M2 | WB |
|     |    |    |    |    |    |            |            |            |            |    |    |

Assuming we are supporting **precise** interrupts, what happens in this case?

|     | 1  | 2  | 3  | 4  | 5  | 6          | 7  | 8     | 9        | 10        |            |          |      |
|-----|----|----|----|----|----|------------|----|-------|----------|-----------|------------|----------|------|
| i   | IF | ID | EX | M1 | M2 | WB         |    |       |          |           |            |          |      |
| i+1 |    | IF | ID | EX | M1 | M2         | WB | <- M1 | stage h  | as Page   | Fault      |          |      |
| i+2 |    |    | IF | ID | EX | <b>M</b> 1 | M2 | WB    | <- Illeg | gal Insti | ruction of | detected | l    |
| i+3 |    |    |    | IF | ID | EX         | M1 | M2    | WB       | <- IF s   | tage has   | s page f | ault |
| i+4 |    |    |    |    | IF | ID         | EX | M1    | M2       | WB        |            |          |      |
| i+5 |    |    |    |    |    | IF         | ID | EX    | M1       | M2        | WB         |          |      |
| i+6 |    |    |    |    |    |            | IF | ID    | EX       | M1        | M2         | WB       |      |
| i+7 |    |    |    |    |    |            |    | IF    | ID       | EX        | M1         | M2       | WB   |
| i+7 |    |    |    |    |    |            |    | IF    | ID       | EX        | M1         | M2       | WB   |

[2] What is the maximum number of exceptions that could happen at one time in the above machine? Why? (Assume any data page faults will be caught in M1).